Tue, 28 Dec 2010 21:47:43 +0000
Only print LED state if it has changed
philpem@40 | 1 | #include <stdio.h> |
philpem@40 | 2 | #include <stdlib.h> |
philpem@40 | 3 | #include <stdint.h> |
philpem@40 | 4 | #include <stdbool.h> |
philpem@59 | 5 | #include <assert.h> |
philpem@40 | 6 | #include "musashi/m68k.h" |
philpem@40 | 7 | #include "state.h" |
philpem@40 | 8 | #include "memory.h" |
philpem@40 | 9 | |
philpem@40 | 10 | /****************** |
philpem@40 | 11 | * Memory mapping |
philpem@40 | 12 | ******************/ |
philpem@40 | 13 | |
philpem@40 | 14 | #define MAPRAM(addr) (((uint16_t)state.map[addr*2] << 8) + ((uint16_t)state.map[(addr*2)+1])) |
philpem@40 | 15 | |
philpem@59 | 16 | uint32_t mapAddr(uint32_t addr, bool writing)/*{{{*/ |
philpem@40 | 17 | { |
philpem@40 | 18 | if (addr < 0x400000) { |
philpem@40 | 19 | // RAM access. Check against the Map RAM |
philpem@40 | 20 | // Start by getting the original page address |
philpem@40 | 21 | uint16_t page = (addr >> 12) & 0x3FF; |
philpem@40 | 22 | |
philpem@40 | 23 | // Look it up in the map RAM and get the physical page address |
philpem@40 | 24 | uint32_t new_page_addr = MAPRAM(page) & 0x3FF; |
philpem@40 | 25 | |
philpem@40 | 26 | // Update the Page Status bits |
philpem@40 | 27 | uint8_t pagebits = (MAPRAM(page) >> 13) & 0x03; |
philpem@40 | 28 | if (pagebits != 0) { |
philpem@40 | 29 | if (writing) |
philpem@40 | 30 | state.map[page*2] |= 0x60; // Page written to (dirty) |
philpem@40 | 31 | else |
philpem@40 | 32 | state.map[page*2] |= 0x40; // Page accessed but not written |
philpem@40 | 33 | } |
philpem@40 | 34 | |
philpem@40 | 35 | // Return the address with the new physical page spliced in |
philpem@40 | 36 | return (new_page_addr << 12) + (addr & 0xFFF); |
philpem@40 | 37 | } else { |
philpem@40 | 38 | // I/O, VRAM or MapRAM space; no mapping is performed or required |
philpem@40 | 39 | // TODO: assert here? |
philpem@40 | 40 | return addr; |
philpem@40 | 41 | } |
philpem@59 | 42 | }/*}}}*/ |
philpem@40 | 43 | |
philpem@59 | 44 | MEM_STATUS checkMemoryAccess(uint32_t addr, bool writing)/*{{{*/ |
philpem@40 | 45 | { |
philpem@40 | 46 | // Are we in Supervisor mode? |
philpem@40 | 47 | if (m68k_get_reg(NULL, M68K_REG_SR) & 0x2000) |
philpem@40 | 48 | // Yes. We can do anything we like. |
philpem@40 | 49 | return MEM_ALLOWED; |
philpem@40 | 50 | |
philpem@40 | 51 | // If we're here, then we must be in User mode. |
philpem@40 | 52 | // Check that the user didn't access memory outside of the RAM area |
philpem@40 | 53 | if (addr >= 0x400000) |
philpem@40 | 54 | return MEM_UIE; |
philpem@40 | 55 | |
philpem@40 | 56 | // This leaves us with Page Fault checking. Get the page bits for this page. |
philpem@40 | 57 | uint16_t page = (addr >> 12) & 0x3FF; |
philpem@40 | 58 | uint8_t pagebits = (MAPRAM(page) >> 13) & 0x07; |
philpem@40 | 59 | |
philpem@40 | 60 | // Check page is present |
philpem@40 | 61 | if ((pagebits & 0x03) == 0) |
philpem@40 | 62 | return MEM_PAGEFAULT; |
philpem@40 | 63 | |
philpem@40 | 64 | // User attempt to access the kernel |
philpem@40 | 65 | // A19, A20, A21, A22 low (kernel access): RAM addr before paging; not in Supervisor mode |
philpem@40 | 66 | if (((addr >> 19) & 0x0F) == 0) |
philpem@40 | 67 | return MEM_KERNEL; |
philpem@40 | 68 | |
philpem@40 | 69 | // Check page is write enabled |
philpem@68 | 70 | if (writing && ((pagebits & 0x04) == 0)) |
philpem@40 | 71 | return MEM_PAGE_NO_WE; |
philpem@40 | 72 | |
philpem@40 | 73 | // Page access allowed. |
philpem@40 | 74 | return MEM_ALLOWED; |
philpem@59 | 75 | }/*}}}*/ |
philpem@40 | 76 | |
philpem@40 | 77 | #undef MAPRAM |
philpem@40 | 78 | |
philpem@40 | 79 | |
philpem@40 | 80 | /******************************************************** |
philpem@40 | 81 | * m68k memory read/write support functions for Musashi |
philpem@40 | 82 | ********************************************************/ |
philpem@40 | 83 | |
philpem@40 | 84 | /** |
philpem@40 | 85 | * @brief Check memory access permissions for a write operation. |
philpem@40 | 86 | * @note This used to be a single macro (merged with ACCESS_CHECK_RD), but |
philpem@40 | 87 | * gcc throws warnings when you have a return-with-value in a void |
philpem@40 | 88 | * function, even if the return-with-value is completely unreachable. |
philpem@40 | 89 | * Similarly it doesn't like it if you have a return without a value |
philpem@40 | 90 | * in a non-void function, even if it's impossible to ever reach the |
philpem@40 | 91 | * return-with-no-value. UGH! |
philpem@40 | 92 | */ |
philpem@59 | 93 | /*{{{ macro: ACCESS_CHECK_WR(address, bits)*/ |
philpem@59 | 94 | #define ACCESS_CHECK_WR(address, bits) \ |
philpem@59 | 95 | do { \ |
philpem@40 | 96 | bool fault = false; \ |
philpem@40 | 97 | /* MEM_STATUS st; */ \ |
philpem@40 | 98 | switch (checkMemoryAccess(address, true)) { \ |
philpem@40 | 99 | case MEM_ALLOWED: \ |
philpem@40 | 100 | /* Access allowed */ \ |
philpem@40 | 101 | break; \ |
philpem@40 | 102 | case MEM_PAGEFAULT: \ |
philpem@40 | 103 | /* Page fault */ \ |
philpem@44 | 104 | state.genstat = 0x8BFF | (state.pie ? 0x0400 : 0); \ |
philpem@40 | 105 | fault = true; \ |
philpem@40 | 106 | break; \ |
philpem@40 | 107 | case MEM_UIE: \ |
philpem@40 | 108 | /* User access to memory above 4MB */ \ |
philpem@44 | 109 | state.genstat = 0x9AFF | (state.pie ? 0x0400 : 0); \ |
philpem@40 | 110 | fault = true; \ |
philpem@40 | 111 | break; \ |
philpem@40 | 112 | case MEM_KERNEL: \ |
philpem@40 | 113 | case MEM_PAGE_NO_WE: \ |
philpem@40 | 114 | /* kernel access or page not write enabled */ \ |
philpem@68 | 115 | /* FIXME: which regs need setting? */ \ |
philpem@40 | 116 | fault = true; \ |
philpem@40 | 117 | break; \ |
philpem@40 | 118 | } \ |
philpem@40 | 119 | \ |
philpem@40 | 120 | if (fault) { \ |
philpem@40 | 121 | if (bits >= 16) \ |
philpem@68 | 122 | state.bsr0 = 0x7C00; \ |
philpem@40 | 123 | else \ |
philpem@40 | 124 | state.bsr0 = (address & 1) ? 0x7D00 : 0x7E00; \ |
philpem@40 | 125 | state.bsr0 |= (address >> 16); \ |
philpem@40 | 126 | state.bsr1 = address & 0xffff; \ |
philpem@40 | 127 | printf("ERR: BusError WR\n"); \ |
philpem@40 | 128 | m68k_pulse_bus_error(); \ |
philpem@40 | 129 | return; \ |
philpem@40 | 130 | } \ |
philpem@70 | 131 | } while (0) |
philpem@59 | 132 | /*}}}*/ |
philpem@40 | 133 | |
philpem@40 | 134 | /** |
philpem@40 | 135 | * @brief Check memory access permissions for a read operation. |
philpem@40 | 136 | * @note This used to be a single macro (merged with ACCESS_CHECK_WR), but |
philpem@40 | 137 | * gcc throws warnings when you have a return-with-value in a void |
philpem@40 | 138 | * function, even if the return-with-value is completely unreachable. |
philpem@40 | 139 | * Similarly it doesn't like it if you have a return without a value |
philpem@40 | 140 | * in a non-void function, even if it's impossible to ever reach the |
philpem@40 | 141 | * return-with-no-value. UGH! |
philpem@40 | 142 | */ |
philpem@59 | 143 | /*{{{ macro: ACCESS_CHECK_RD(address, bits)*/ |
philpem@59 | 144 | #define ACCESS_CHECK_RD(address, bits) \ |
philpem@59 | 145 | do { \ |
philpem@40 | 146 | bool fault = false; \ |
philpem@40 | 147 | /* MEM_STATUS st; */ \ |
philpem@40 | 148 | switch (checkMemoryAccess(address, false)) { \ |
philpem@40 | 149 | case MEM_ALLOWED: \ |
philpem@40 | 150 | /* Access allowed */ \ |
philpem@40 | 151 | break; \ |
philpem@40 | 152 | case MEM_PAGEFAULT: \ |
philpem@40 | 153 | /* Page fault */ \ |
philpem@44 | 154 | state.genstat = 0xCBFF | (state.pie ? 0x0400 : 0); \ |
philpem@40 | 155 | fault = true; \ |
philpem@40 | 156 | break; \ |
philpem@40 | 157 | case MEM_UIE: \ |
philpem@40 | 158 | /* User access to memory above 4MB */ \ |
philpem@44 | 159 | state.genstat = 0xDAFF | (state.pie ? 0x0400 : 0); \ |
philpem@40 | 160 | fault = true; \ |
philpem@40 | 161 | break; \ |
philpem@40 | 162 | case MEM_KERNEL: \ |
philpem@40 | 163 | case MEM_PAGE_NO_WE: \ |
philpem@40 | 164 | /* kernel access or page not write enabled */ \ |
philpem@68 | 165 | /* FIXME: which regs need setting? */ \ |
philpem@40 | 166 | fault = true; \ |
philpem@40 | 167 | break; \ |
philpem@40 | 168 | } \ |
philpem@40 | 169 | \ |
philpem@40 | 170 | if (fault) { \ |
philpem@40 | 171 | if (bits >= 16) \ |
philpem@68 | 172 | state.bsr0 = 0x7C00; \ |
philpem@40 | 173 | else \ |
philpem@40 | 174 | state.bsr0 = (address & 1) ? 0x7D00 : 0x7E00; \ |
philpem@40 | 175 | state.bsr0 |= (address >> 16); \ |
philpem@40 | 176 | state.bsr1 = address & 0xffff; \ |
philpem@40 | 177 | printf("ERR: BusError RD\n"); \ |
philpem@40 | 178 | m68k_pulse_bus_error(); \ |
philpem@40 | 179 | return 0xFFFFFFFF; \ |
philpem@40 | 180 | } \ |
philpem@70 | 181 | } while (0) |
philpem@59 | 182 | /*}}}*/ |
philpem@40 | 183 | |
philpem@40 | 184 | // Logging macros |
philpem@59 | 185 | #define LOG_NOT_HANDLED_R(bits) \ |
philpem@64 | 186 | if (!handled) printf("unhandled read%02d, addr=0x%08X\n", bits, address); |
philpem@40 | 187 | |
philpem@59 | 188 | #define LOG_NOT_HANDLED_W(bits) \ |
philpem@64 | 189 | if (!handled) printf("unhandled write%02d, addr=0x%08X, data=0x%08X\n", bits, address, data); |
philpem@59 | 190 | |
philpem@59 | 191 | /******************************************************** |
philpem@59 | 192 | * I/O read/write functions |
philpem@59 | 193 | ********************************************************/ |
philpem@40 | 194 | |
philpem@40 | 195 | /** |
philpem@59 | 196 | * Issue a warning if a read operation is made with an invalid size |
philpem@40 | 197 | */ |
philpem@66 | 198 | inline static void ENFORCE_SIZE(int bits, uint32_t address, bool read, int allowed, char *regname) |
philpem@40 | 199 | { |
philpem@59 | 200 | assert((bits == 8) || (bits == 16) || (bits == 32)); |
philpem@59 | 201 | if ((bits & allowed) == 0) { |
philpem@66 | 202 | printf("WARNING: %s 0x%08X (%s) with invalid size %d!\n", read ? "read from" : "write to", address, regname, bits); |
philpem@59 | 203 | } |
philpem@59 | 204 | } |
philpem@59 | 205 | |
philpem@66 | 206 | inline static void ENFORCE_SIZE_R(int bits, uint32_t address, int allowed, char *regname) |
philpem@66 | 207 | { |
philpem@66 | 208 | ENFORCE_SIZE(bits, address, true, allowed, regname); |
philpem@66 | 209 | } |
philpem@66 | 210 | |
philpem@66 | 211 | inline static void ENFORCE_SIZE_W(int bits, uint32_t address, int allowed, char *regname) |
philpem@66 | 212 | { |
philpem@66 | 213 | ENFORCE_SIZE(bits, address, false, allowed, regname); |
philpem@66 | 214 | } |
philpem@66 | 215 | |
philpem@59 | 216 | void IoWrite(uint32_t address, uint32_t data, int bits)/*{{{*/ |
philpem@59 | 217 | { |
philpem@40 | 218 | bool handled = false; |
philpem@40 | 219 | |
philpem@59 | 220 | if ((address >= 0x400000) && (address <= 0x7FFFFF)) { |
philpem@40 | 221 | // I/O register space, zone A |
philpem@40 | 222 | switch (address & 0x0F0000) { |
philpem@40 | 223 | case 0x010000: // General Status Register |
philpem@59 | 224 | if (bits == 16) |
philpem@59 | 225 | state.genstat = (data & 0xffff); |
philpem@59 | 226 | else if (bits == 8) { |
philpem@59 | 227 | if (address & 0) |
philpem@59 | 228 | state.genstat = data; |
philpem@59 | 229 | else |
philpem@59 | 230 | state.genstat = data << 8; |
philpem@59 | 231 | } |
philpem@40 | 232 | handled = true; |
philpem@40 | 233 | break; |
philpem@40 | 234 | case 0x030000: // Bus Status Register 0 |
philpem@40 | 235 | break; |
philpem@40 | 236 | case 0x040000: // Bus Status Register 1 |
philpem@40 | 237 | break; |
philpem@40 | 238 | case 0x050000: // Phone status |
philpem@40 | 239 | break; |
philpem@40 | 240 | case 0x060000: // DMA Count |
philpem@66 | 241 | ENFORCE_SIZE_W(bits, address, 16, "DMACOUNT"); |
philpem@59 | 242 | state.dma_count = (data & 0x3FFF); |
philpem@59 | 243 | state.idmarw = ((data & 0x4000) == 0x4000); |
philpem@59 | 244 | state.dmaen = ((data & 0x8000) == 0x8000); |
philpem@59 | 245 | // This handles the "dummy DMA transfer" mentioned in the docs |
philpem@59 | 246 | // TODO: access check, peripheral access |
philpem@59 | 247 | if (!state.idmarw) |
philpem@60 | 248 | WR32(state.base_ram, mapAddr(address, true), state.base_ram_size - 1, 0xDEAD); |
philpem@59 | 249 | state.dma_count++; |
philpem@59 | 250 | handled = true; |
philpem@59 | 251 | break; |
philpem@59 | 252 | case 0x070000: // Line Printer Status Register |
philpem@59 | 253 | break; |
philpem@59 | 254 | case 0x080000: // Real Time Clock |
philpem@59 | 255 | break; |
philpem@59 | 256 | case 0x090000: // Phone registers |
philpem@59 | 257 | switch (address & 0x0FF000) { |
philpem@59 | 258 | case 0x090000: // Handset relay |
philpem@59 | 259 | case 0x098000: |
philpem@59 | 260 | break; |
philpem@59 | 261 | case 0x091000: // Line select 2 |
philpem@59 | 262 | case 0x099000: |
philpem@59 | 263 | break; |
philpem@59 | 264 | case 0x092000: // Hook relay 1 |
philpem@59 | 265 | case 0x09A000: |
philpem@59 | 266 | break; |
philpem@59 | 267 | case 0x093000: // Hook relay 2 |
philpem@59 | 268 | case 0x09B000: |
philpem@59 | 269 | break; |
philpem@59 | 270 | case 0x094000: // Line 1 hold |
philpem@59 | 271 | case 0x09C000: |
philpem@59 | 272 | break; |
philpem@59 | 273 | case 0x095000: // Line 2 hold |
philpem@59 | 274 | case 0x09D000: |
philpem@59 | 275 | break; |
philpem@59 | 276 | case 0x096000: // Line 1 A-lead |
philpem@59 | 277 | case 0x09E000: |
philpem@59 | 278 | break; |
philpem@59 | 279 | case 0x097000: // Line 2 A-lead |
philpem@59 | 280 | case 0x09F000: |
philpem@59 | 281 | break; |
philpem@59 | 282 | } |
philpem@59 | 283 | break; |
philpem@59 | 284 | case 0x0A0000: // Miscellaneous Control Register |
philpem@66 | 285 | ENFORCE_SIZE_W(bits, address, 16, "MISCCON"); |
philpem@59 | 286 | // TODO: handle the ctrl bits properly |
philpem@59 | 287 | // TODO: &0x8000 --> dismiss 60hz intr |
philpem@59 | 288 | state.dma_reading = (data & 0x4000); |
philpem@72 | 289 | if (state.leds != ((~data & 0xF00) >> 8)) { |
philpem@72 | 290 | state.leds = (~data & 0xF00) >> 8; |
philpem@72 | 291 | printf("LEDs: %s %s %s %s\n", |
philpem@72 | 292 | (state.leds & 8) ? "R" : "-", |
philpem@72 | 293 | (state.leds & 4) ? "G" : "-", |
philpem@72 | 294 | (state.leds & 2) ? "Y" : "-", |
philpem@72 | 295 | (state.leds & 1) ? "R" : "-"); |
philpem@72 | 296 | } |
philpem@59 | 297 | handled = true; |
philpem@59 | 298 | break; |
philpem@59 | 299 | case 0x0B0000: // TM/DIALWR |
philpem@59 | 300 | break; |
philpem@59 | 301 | case 0x0C0000: // Clear Status Register |
philpem@59 | 302 | state.genstat = 0xFFFF; |
philpem@59 | 303 | state.bsr0 = 0xFFFF; |
philpem@59 | 304 | state.bsr1 = 0xFFFF; |
philpem@59 | 305 | handled = true; |
philpem@59 | 306 | break; |
philpem@59 | 307 | case 0x0D0000: // DMA Address Register |
philpem@59 | 308 | if (address & 0x004000) { |
philpem@59 | 309 | // A14 high -- set most significant bits |
philpem@59 | 310 | state.dma_address = (state.dma_address & 0x1fe) | ((address & 0x3ffe) << 8); |
philpem@59 | 311 | } else { |
philpem@59 | 312 | // A14 low -- set least significant bits |
philpem@59 | 313 | state.dma_address = (state.dma_address & 0x3ffe00) | (address & 0x1fe); |
philpem@59 | 314 | } |
philpem@59 | 315 | handled = true; |
philpem@59 | 316 | break; |
philpem@59 | 317 | case 0x0E0000: // Disk Control Register |
philpem@66 | 318 | ENFORCE_SIZE_W(bits, address, 16, "DISKCON"); |
philpem@59 | 319 | // B7 = FDD controller reset |
philpem@59 | 320 | if ((data & 0x80) == 0) wd2797_reset(&state.fdc_ctx); |
philpem@59 | 321 | // B6 = drive 0 select -- TODO |
philpem@59 | 322 | // B5 = motor enable -- TODO |
philpem@59 | 323 | // B4 = HDD controller reset -- TODO |
philpem@59 | 324 | // B3 = HDD0 select -- TODO |
philpem@59 | 325 | // B2,1,0 = HDD0 head select |
philpem@59 | 326 | handled = true; |
philpem@59 | 327 | break; |
philpem@59 | 328 | case 0x0F0000: // Line Printer Data Register |
philpem@59 | 329 | break; |
philpem@59 | 330 | } |
philpem@59 | 331 | } else if ((address >= 0xC00000) && (address <= 0xFFFFFF)) { |
philpem@59 | 332 | // I/O register space, zone B |
philpem@59 | 333 | switch (address & 0xF00000) { |
philpem@59 | 334 | case 0xC00000: // Expansion slots |
philpem@59 | 335 | case 0xD00000: |
philpem@59 | 336 | switch (address & 0xFC0000) { |
philpem@59 | 337 | case 0xC00000: // Expansion slot 0 |
philpem@59 | 338 | case 0xC40000: // Expansion slot 1 |
philpem@59 | 339 | case 0xC80000: // Expansion slot 2 |
philpem@59 | 340 | case 0xCC0000: // Expansion slot 3 |
philpem@59 | 341 | case 0xD00000: // Expansion slot 4 |
philpem@59 | 342 | case 0xD40000: // Expansion slot 5 |
philpem@59 | 343 | case 0xD80000: // Expansion slot 6 |
philpem@59 | 344 | case 0xDC0000: // Expansion slot 7 |
philpem@59 | 345 | fprintf(stderr, "NOTE: WR%d to expansion card space, addr=0x%08X, data=0x%08X\n", bits, address, data); |
philpem@59 | 346 | handled = true; |
philpem@59 | 347 | break; |
philpem@59 | 348 | } |
philpem@59 | 349 | break; |
philpem@59 | 350 | case 0xE00000: // HDC, FDC, MCR2 and RTC data bits |
philpem@59 | 351 | case 0xF00000: |
philpem@59 | 352 | switch (address & 0x070000) { |
philpem@59 | 353 | case 0x000000: // [ef][08]xxxx ==> WD1010 hard disc controller |
philpem@59 | 354 | break; |
philpem@59 | 355 | case 0x010000: // [ef][19]xxxx ==> WD2797 floppy disc controller |
philpem@66 | 356 | ENFORCE_SIZE_W(bits, address, 16, "FDC REGISTERS"); |
philpem@59 | 357 | wd2797_write_reg(&state.fdc_ctx, (address >> 1) & 3, data); |
philpem@59 | 358 | handled = true; |
philpem@59 | 359 | break; |
philpem@59 | 360 | case 0x020000: // [ef][2a]xxxx ==> Miscellaneous Control Register 2 |
philpem@59 | 361 | break; |
philpem@59 | 362 | case 0x030000: // [ef][3b]xxxx ==> Real Time Clock data bits |
philpem@59 | 363 | break; |
philpem@59 | 364 | case 0x040000: // [ef][4c]xxxx ==> General Control Register |
philpem@59 | 365 | switch (address & 0x077000) { |
philpem@59 | 366 | case 0x040000: // [ef][4c][08]xxx ==> EE |
philpem@59 | 367 | break; |
philpem@59 | 368 | case 0x041000: // [ef][4c][19]xxx ==> PIE |
philpem@66 | 369 | ENFORCE_SIZE_W(bits, address, 16, "PIE"); |
philpem@59 | 370 | state.pie = ((data & 0x8000) == 0x8000); |
philpem@59 | 371 | handled = true; |
philpem@59 | 372 | break; |
philpem@59 | 373 | case 0x042000: // [ef][4c][2A]xxx ==> BP |
philpem@59 | 374 | break; |
philpem@59 | 375 | case 0x043000: // [ef][4c][3B]xxx ==> ROMLMAP |
philpem@66 | 376 | ENFORCE_SIZE_W(bits, address, 16, "ROMLMAP"); |
philpem@59 | 377 | state.romlmap = ((data & 0x8000) == 0x8000); |
philpem@59 | 378 | handled = true; |
philpem@59 | 379 | break; |
philpem@59 | 380 | case 0x044000: // [ef][4c][4C]xxx ==> L1 MODEM |
philpem@66 | 381 | ENFORCE_SIZE_W(bits, address, 16, "L1 MODEM"); |
philpem@59 | 382 | break; |
philpem@59 | 383 | case 0x045000: // [ef][4c][5D]xxx ==> L2 MODEM |
philpem@66 | 384 | ENFORCE_SIZE_W(bits, address, 16, "L2 MODEM"); |
philpem@59 | 385 | break; |
philpem@59 | 386 | case 0x046000: // [ef][4c][6E]xxx ==> D/N CONNECT |
philpem@66 | 387 | ENFORCE_SIZE_W(bits, address, 16, "D/N CONNECT"); |
philpem@59 | 388 | break; |
philpem@59 | 389 | case 0x047000: // [ef][4c][7F]xxx ==> Whole screen reverse video |
philpem@66 | 390 | ENFORCE_SIZE_W(bits, address, 16, "WHOLE SCREEN REVERSE VIDEO"); |
philpem@59 | 391 | break; |
philpem@59 | 392 | } |
philpem@59 | 393 | case 0x050000: // [ef][5d]xxxx ==> 8274 |
philpem@59 | 394 | break; |
philpem@59 | 395 | case 0x060000: // [ef][6e]xxxx ==> Control regs |
philpem@59 | 396 | switch (address & 0x07F000) { |
philpem@59 | 397 | default: |
philpem@59 | 398 | break; |
philpem@59 | 399 | } |
philpem@59 | 400 | break; |
philpem@59 | 401 | case 0x070000: // [ef][7f]xxxx ==> 6850 Keyboard Controller |
philpem@59 | 402 | break; |
philpem@59 | 403 | } |
philpem@59 | 404 | } |
philpem@59 | 405 | } |
philpem@64 | 406 | |
philpem@64 | 407 | LOG_NOT_HANDLED_W(bits); |
philpem@59 | 408 | }/*}}}*/ |
philpem@59 | 409 | |
philpem@59 | 410 | uint32_t IoRead(uint32_t address, int bits)/*{{{*/ |
philpem@59 | 411 | { |
philpem@59 | 412 | bool handled = false; |
philpem@59 | 413 | uint32_t data = 0xFFFFFFFF; |
philpem@59 | 414 | |
philpem@59 | 415 | if ((address >= 0x400000) && (address <= 0x7FFFFF)) { |
philpem@59 | 416 | // I/O register space, zone A |
philpem@59 | 417 | switch (address & 0x0F0000) { |
philpem@59 | 418 | case 0x010000: // General Status Register |
philpem@66 | 419 | ENFORCE_SIZE_R(bits, address, 16, "GENSTAT"); |
philpem@59 | 420 | return ((uint32_t)state.genstat << 16) + (uint32_t)state.genstat; |
philpem@59 | 421 | break; |
philpem@59 | 422 | case 0x030000: // Bus Status Register 0 |
philpem@66 | 423 | ENFORCE_SIZE_R(bits, address, 16, "BSR0"); |
philpem@59 | 424 | return ((uint32_t)state.bsr0 << 16) + (uint32_t)state.bsr0; |
philpem@59 | 425 | break; |
philpem@59 | 426 | case 0x040000: // Bus Status Register 1 |
philpem@66 | 427 | ENFORCE_SIZE_R(bits, address, 16, "BSR1"); |
philpem@59 | 428 | return ((uint32_t)state.bsr1 << 16) + (uint32_t)state.bsr1; |
philpem@59 | 429 | break; |
philpem@59 | 430 | case 0x050000: // Phone status |
philpem@66 | 431 | ENFORCE_SIZE_R(bits, address, 8 | 16, "PHONE STATUS"); |
philpem@59 | 432 | break; |
philpem@59 | 433 | case 0x060000: // DMA Count |
philpem@55 | 434 | // TODO: U/OERR- is always inactive (bit set)... or should it be = DMAEN+? |
philpem@55 | 435 | // Bit 14 is always unused, so leave it set |
philpem@66 | 436 | ENFORCE_SIZE_R(bits, address, 16, "DMACOUNT"); |
philpem@59 | 437 | return (state.dma_count & 0x3fff) | 0xC000; |
philpem@40 | 438 | break; |
philpem@40 | 439 | case 0x070000: // Line Printer Status Register |
philpem@53 | 440 | data = 0x00120012; // no parity error, no line printer error, no irqs from FDD or HDD |
philpem@53 | 441 | data |= (state.fdc_ctx.irql) ? 0x00080008 : 0; // FIXME! HACKHACKHACK! shouldn't peek inside FDC structs like this |
philpem@59 | 442 | return data; |
philpem@40 | 443 | break; |
philpem@40 | 444 | case 0x080000: // Real Time Clock |
philpem@59 | 445 | printf("READ NOTIMP: Realtime Clock\n"); |
philpem@40 | 446 | break; |
philpem@40 | 447 | case 0x090000: // Phone registers |
philpem@40 | 448 | switch (address & 0x0FF000) { |
philpem@40 | 449 | case 0x090000: // Handset relay |
philpem@40 | 450 | case 0x098000: |
philpem@40 | 451 | break; |
philpem@40 | 452 | case 0x091000: // Line select 2 |
philpem@40 | 453 | case 0x099000: |
philpem@40 | 454 | break; |
philpem@40 | 455 | case 0x092000: // Hook relay 1 |
philpem@40 | 456 | case 0x09A000: |
philpem@40 | 457 | break; |
philpem@40 | 458 | case 0x093000: // Hook relay 2 |
philpem@40 | 459 | case 0x09B000: |
philpem@40 | 460 | break; |
philpem@40 | 461 | case 0x094000: // Line 1 hold |
philpem@40 | 462 | case 0x09C000: |
philpem@40 | 463 | break; |
philpem@40 | 464 | case 0x095000: // Line 2 hold |
philpem@40 | 465 | case 0x09D000: |
philpem@40 | 466 | break; |
philpem@40 | 467 | case 0x096000: // Line 1 A-lead |
philpem@40 | 468 | case 0x09E000: |
philpem@40 | 469 | break; |
philpem@40 | 470 | case 0x097000: // Line 2 A-lead |
philpem@40 | 471 | case 0x09F000: |
philpem@40 | 472 | break; |
philpem@40 | 473 | } |
philpem@40 | 474 | break; |
philpem@46 | 475 | case 0x0A0000: // Miscellaneous Control Register -- write only! |
philpem@46 | 476 | handled = true; |
philpem@40 | 477 | break; |
philpem@40 | 478 | case 0x0B0000: // TM/DIALWR |
philpem@40 | 479 | break; |
philpem@46 | 480 | case 0x0C0000: // Clear Status Register -- write only! |
philpem@43 | 481 | handled = true; |
philpem@40 | 482 | break; |
philpem@40 | 483 | case 0x0D0000: // DMA Address Register |
philpem@40 | 484 | break; |
philpem@40 | 485 | case 0x0E0000: // Disk Control Register |
philpem@40 | 486 | break; |
philpem@40 | 487 | case 0x0F0000: // Line Printer Data Register |
philpem@40 | 488 | break; |
philpem@40 | 489 | } |
philpem@40 | 490 | } else if ((address >= 0xC00000) && (address <= 0xFFFFFF)) { |
philpem@40 | 491 | // I/O register space, zone B |
philpem@40 | 492 | switch (address & 0xF00000) { |
philpem@40 | 493 | case 0xC00000: // Expansion slots |
philpem@40 | 494 | case 0xD00000: |
philpem@40 | 495 | switch (address & 0xFC0000) { |
philpem@40 | 496 | case 0xC00000: // Expansion slot 0 |
philpem@40 | 497 | case 0xC40000: // Expansion slot 1 |
philpem@40 | 498 | case 0xC80000: // Expansion slot 2 |
philpem@40 | 499 | case 0xCC0000: // Expansion slot 3 |
philpem@40 | 500 | case 0xD00000: // Expansion slot 4 |
philpem@40 | 501 | case 0xD40000: // Expansion slot 5 |
philpem@40 | 502 | case 0xD80000: // Expansion slot 6 |
philpem@40 | 503 | case 0xDC0000: // Expansion slot 7 |
philpem@65 | 504 | fprintf(stderr, "NOTE: RD%d from expansion card space, addr=0x%08X\n", bits, address); |
philpem@65 | 505 | handled = true; |
philpem@40 | 506 | break; |
philpem@40 | 507 | } |
philpem@40 | 508 | break; |
philpem@40 | 509 | case 0xE00000: // HDC, FDC, MCR2 and RTC data bits |
philpem@40 | 510 | case 0xF00000: |
philpem@40 | 511 | switch (address & 0x070000) { |
philpem@40 | 512 | case 0x000000: // [ef][08]xxxx ==> WD1010 hard disc controller |
philpem@40 | 513 | break; |
philpem@40 | 514 | case 0x010000: // [ef][19]xxxx ==> WD2797 floppy disc controller |
philpem@66 | 515 | ENFORCE_SIZE_R(bits, address, 16, "FDC REGISTERS"); |
philpem@59 | 516 | return wd2797_read_reg(&state.fdc_ctx, (address >> 1) & 3); |
philpem@40 | 517 | break; |
philpem@40 | 518 | case 0x020000: // [ef][2a]xxxx ==> Miscellaneous Control Register 2 |
philpem@40 | 519 | break; |
philpem@40 | 520 | case 0x030000: // [ef][3b]xxxx ==> Real Time Clock data bits |
philpem@40 | 521 | break; |
philpem@40 | 522 | case 0x040000: // [ef][4c]xxxx ==> General Control Register |
philpem@40 | 523 | switch (address & 0x077000) { |
philpem@40 | 524 | case 0x040000: // [ef][4c][08]xxx ==> EE |
philpem@44 | 525 | case 0x041000: // [ef][4c][19]xxx ==> PIE |
philpem@40 | 526 | case 0x042000: // [ef][4c][2A]xxx ==> BP |
philpem@40 | 527 | case 0x043000: // [ef][4c][3B]xxx ==> ROMLMAP |
philpem@44 | 528 | case 0x044000: // [ef][4c][4C]xxx ==> L1 MODEM |
philpem@44 | 529 | case 0x045000: // [ef][4c][5D]xxx ==> L2 MODEM |
philpem@44 | 530 | case 0x046000: // [ef][4c][6E]xxx ==> D/N CONNECT |
philpem@44 | 531 | // All write-only registers... TODO: bus error? |
philpem@44 | 532 | handled = true; |
philpem@40 | 533 | break; |
philpem@44 | 534 | case 0x047000: // [ef][4c][7F]xxx ==> Whole screen reverse video [FIXME: not in TRM] |
philpem@40 | 535 | break; |
philpem@40 | 536 | } |
philpem@40 | 537 | break; |
philpem@40 | 538 | case 0x050000: // [ef][5d]xxxx ==> 8274 |
philpem@40 | 539 | break; |
philpem@40 | 540 | case 0x060000: // [ef][6e]xxxx ==> Control regs |
philpem@40 | 541 | switch (address & 0x07F000) { |
philpem@40 | 542 | default: |
philpem@40 | 543 | break; |
philpem@40 | 544 | } |
philpem@40 | 545 | break; |
philpem@40 | 546 | case 0x070000: // [ef][7f]xxxx ==> 6850 Keyboard Controller |
philpem@40 | 547 | break; |
philpem@40 | 548 | } |
philpem@40 | 549 | } |
philpem@40 | 550 | } |
philpem@64 | 551 | |
philpem@64 | 552 | LOG_NOT_HANDLED_R(bits); |
philpem@64 | 553 | |
philpem@59 | 554 | return data; |
philpem@59 | 555 | }/*}}}*/ |
philpem@40 | 556 | |
philpem@59 | 557 | |
philpem@59 | 558 | /******************************************************** |
philpem@59 | 559 | * m68k memory read/write support functions for Musashi |
philpem@59 | 560 | ********************************************************/ |
philpem@59 | 561 | |
philpem@59 | 562 | /** |
philpem@59 | 563 | * @brief Read M68K memory, 32-bit |
philpem@59 | 564 | */ |
philpem@59 | 565 | uint32_t m68k_read_memory_32(uint32_t address)/*{{{*/ |
philpem@59 | 566 | { |
philpem@59 | 567 | uint32_t data = 0xFFFFFFFF; |
philpem@59 | 568 | |
philpem@59 | 569 | // If ROMLMAP is set, force system to access ROM |
philpem@59 | 570 | if (!state.romlmap) |
philpem@59 | 571 | address |= 0x800000; |
philpem@59 | 572 | |
philpem@59 | 573 | // Check access permissions |
philpem@59 | 574 | ACCESS_CHECK_RD(address, 32); |
philpem@59 | 575 | |
philpem@59 | 576 | if ((address >= 0x800000) && (address <= 0xBFFFFF)) { |
philpem@59 | 577 | // ROM access |
philpem@60 | 578 | return RD32(state.rom, address, ROM_SIZE - 1); |
philpem@60 | 579 | } else if (address <= 0x3fffff) { |
philpem@59 | 580 | // RAM access |
philpem@60 | 581 | uint32_t newAddr = mapAddr(address, false); |
philpem@63 | 582 | if (newAddr <= 0x1fffff) { |
philpem@60 | 583 | return RD32(state.base_ram, newAddr, state.base_ram_size - 1); |
philpem@63 | 584 | } else { |
philpem@63 | 585 | if (newAddr <= (state.exp_ram_size + 0x200000 - 1)) |
philpem@63 | 586 | return RD32(state.exp_ram, newAddr - 0x200000, state.exp_ram_size - 1); |
philpem@63 | 587 | else |
philpem@63 | 588 | return 0xffffffff; |
philpem@63 | 589 | } |
philpem@59 | 590 | } else if ((address >= 0x400000) && (address <= 0x7FFFFF)) { |
philpem@59 | 591 | // I/O register space, zone A |
philpem@59 | 592 | switch (address & 0x0F0000) { |
philpem@59 | 593 | case 0x000000: // Map RAM access |
philpem@59 | 594 | if (address > 0x4007FF) fprintf(stderr, "NOTE: RD32 from MapRAM mirror, addr=0x%08X\n", address); |
philpem@60 | 595 | return RD32(state.map, address, 0x7FF); |
philpem@59 | 596 | break; |
philpem@59 | 597 | case 0x020000: // Video RAM |
philpem@59 | 598 | if (address > 0x427FFF) fprintf(stderr, "NOTE: RD32 from VideoRAM mirror, addr=0x%08X\n", address); |
philpem@60 | 599 | return RD32(state.vram, address, 0x7FFF); |
philpem@59 | 600 | break; |
philpem@59 | 601 | default: |
philpem@60 | 602 | return IoRead(address, 32); |
philpem@59 | 603 | } |
philpem@59 | 604 | } else { |
philpem@60 | 605 | return IoRead(address, 32); |
philpem@59 | 606 | } |
philpem@59 | 607 | |
philpem@40 | 608 | return data; |
philpem@59 | 609 | }/*}}}*/ |
philpem@40 | 610 | |
philpem@40 | 611 | /** |
philpem@40 | 612 | * @brief Read M68K memory, 16-bit |
philpem@40 | 613 | */ |
philpem@59 | 614 | uint32_t m68k_read_memory_16(uint32_t address)/*{{{*/ |
philpem@40 | 615 | { |
philpem@40 | 616 | uint16_t data = 0xFFFF; |
philpem@40 | 617 | |
philpem@40 | 618 | // If ROMLMAP is set, force system to access ROM |
philpem@40 | 619 | if (!state.romlmap) |
philpem@40 | 620 | address |= 0x800000; |
philpem@40 | 621 | |
philpem@40 | 622 | // Check access permissions |
philpem@40 | 623 | ACCESS_CHECK_RD(address, 16); |
philpem@40 | 624 | |
philpem@40 | 625 | if ((address >= 0x800000) && (address <= 0xBFFFFF)) { |
philpem@40 | 626 | // ROM access |
philpem@40 | 627 | data = RD16(state.rom, address, ROM_SIZE - 1); |
philpem@60 | 628 | } else if (address <= 0x3fffff) { |
philpem@40 | 629 | // RAM access |
philpem@60 | 630 | uint32_t newAddr = mapAddr(address, false); |
philpem@63 | 631 | if (newAddr <= 0x1fffff) { |
philpem@60 | 632 | return RD16(state.base_ram, newAddr, state.base_ram_size - 1); |
philpem@63 | 633 | } else { |
philpem@63 | 634 | if (newAddr <= (state.exp_ram_size + 0x200000 - 1)) |
philpem@63 | 635 | return RD16(state.exp_ram, newAddr - 0x200000, state.exp_ram_size - 1); |
philpem@63 | 636 | else |
philpem@63 | 637 | return 0xffff; |
philpem@63 | 638 | } |
philpem@40 | 639 | } else if ((address >= 0x400000) && (address <= 0x7FFFFF)) { |
philpem@40 | 640 | // I/O register space, zone A |
philpem@40 | 641 | switch (address & 0x0F0000) { |
philpem@40 | 642 | case 0x000000: // Map RAM access |
philpem@40 | 643 | if (address > 0x4007FF) fprintf(stderr, "NOTE: RD16 from MapRAM mirror, addr=0x%08X\n", address); |
philpem@40 | 644 | data = RD16(state.map, address, 0x7FF); |
philpem@40 | 645 | break; |
philpem@40 | 646 | case 0x020000: // Video RAM |
philpem@40 | 647 | if (address > 0x427FFF) fprintf(stderr, "NOTE: RD16 from VideoRAM mirror, addr=0x%08X\n", address); |
philpem@40 | 648 | data = RD16(state.vram, address, 0x7FFF); |
philpem@40 | 649 | break; |
philpem@59 | 650 | default: |
philpem@59 | 651 | data = IoRead(address, 16); |
philpem@40 | 652 | } |
philpem@59 | 653 | } else { |
philpem@59 | 654 | data = IoRead(address, 16); |
philpem@40 | 655 | } |
philpem@40 | 656 | |
philpem@40 | 657 | return data; |
philpem@59 | 658 | }/*}}}*/ |
philpem@40 | 659 | |
philpem@40 | 660 | /** |
philpem@40 | 661 | * @brief Read M68K memory, 8-bit |
philpem@40 | 662 | */ |
philpem@59 | 663 | uint32_t m68k_read_memory_8(uint32_t address)/*{{{*/ |
philpem@40 | 664 | { |
philpem@40 | 665 | uint8_t data = 0xFF; |
philpem@40 | 666 | |
philpem@40 | 667 | // If ROMLMAP is set, force system to access ROM |
philpem@40 | 668 | if (!state.romlmap) |
philpem@40 | 669 | address |= 0x800000; |
philpem@40 | 670 | |
philpem@40 | 671 | // Check access permissions |
philpem@40 | 672 | ACCESS_CHECK_RD(address, 8); |
philpem@40 | 673 | |
philpem@40 | 674 | if ((address >= 0x800000) && (address <= 0xBFFFFF)) { |
philpem@40 | 675 | // ROM access |
philpem@40 | 676 | data = RD8(state.rom, address, ROM_SIZE - 1); |
philpem@60 | 677 | } else if (address <= 0x3fffff) { |
philpem@40 | 678 | // RAM access |
philpem@60 | 679 | uint32_t newAddr = mapAddr(address, false); |
philpem@63 | 680 | if (newAddr <= 0x1fffff) { |
philpem@60 | 681 | return RD8(state.base_ram, newAddr, state.base_ram_size - 1); |
philpem@63 | 682 | } else { |
philpem@63 | 683 | if (newAddr <= (state.exp_ram_size + 0x200000 - 1)) |
philpem@63 | 684 | return RD8(state.exp_ram, newAddr - 0x200000, state.exp_ram_size - 1); |
philpem@63 | 685 | else |
philpem@63 | 686 | return 0xff; |
philpem@63 | 687 | } |
philpem@40 | 688 | } else if ((address >= 0x400000) && (address <= 0x7FFFFF)) { |
philpem@40 | 689 | // I/O register space, zone A |
philpem@40 | 690 | switch (address & 0x0F0000) { |
philpem@40 | 691 | case 0x000000: // Map RAM access |
philpem@40 | 692 | if (address > 0x4007FF) fprintf(stderr, "NOTE: RD8 from MapRAM mirror, addr=0x%08X\n", address); |
philpem@40 | 693 | data = RD8(state.map, address, 0x7FF); |
philpem@40 | 694 | break; |
philpem@40 | 695 | case 0x020000: // Video RAM |
philpem@40 | 696 | if (address > 0x427FFF) fprintf(stderr, "NOTE: RD8 from VideoRAM mirror, addr=0x%08X\n", address); |
philpem@40 | 697 | data = RD8(state.vram, address, 0x7FFF); |
philpem@40 | 698 | break; |
philpem@59 | 699 | default: |
philpem@59 | 700 | data = IoRead(address, 8); |
philpem@40 | 701 | } |
philpem@59 | 702 | } else { |
philpem@59 | 703 | data = IoRead(address, 8); |
philpem@40 | 704 | } |
philpem@40 | 705 | |
philpem@40 | 706 | return data; |
philpem@59 | 707 | }/*}}}*/ |
philpem@40 | 708 | |
philpem@40 | 709 | /** |
philpem@40 | 710 | * @brief Write M68K memory, 32-bit |
philpem@40 | 711 | */ |
philpem@59 | 712 | void m68k_write_memory_32(uint32_t address, uint32_t value)/*{{{*/ |
philpem@40 | 713 | { |
philpem@40 | 714 | // If ROMLMAP is set, force system to access ROM |
philpem@40 | 715 | if (!state.romlmap) |
philpem@40 | 716 | address |= 0x800000; |
philpem@40 | 717 | |
philpem@40 | 718 | // Check access permissions |
philpem@40 | 719 | ACCESS_CHECK_WR(address, 32); |
philpem@40 | 720 | |
philpem@40 | 721 | if ((address >= 0x800000) && (address <= 0xBFFFFF)) { |
philpem@40 | 722 | // ROM access |
philpem@60 | 723 | } else if (address <= 0x3FFFFF) { |
philpem@40 | 724 | // RAM access |
philpem@60 | 725 | uint32_t newAddr = mapAddr(address, true); |
philpem@70 | 726 | if (newAddr <= 0x1fffff) |
philpem@60 | 727 | WR32(state.base_ram, newAddr, state.base_ram_size - 1, value); |
philpem@70 | 728 | else |
philpem@65 | 729 | WR32(state.exp_ram, newAddr - 0x200000, state.exp_ram_size - 1, value); |
philpem@40 | 730 | } else if ((address >= 0x400000) && (address <= 0x7FFFFF)) { |
philpem@40 | 731 | // I/O register space, zone A |
philpem@40 | 732 | switch (address & 0x0F0000) { |
philpem@40 | 733 | case 0x000000: // Map RAM access |
philpem@59 | 734 | if (address > 0x4007FF) fprintf(stderr, "NOTE: RD32 from MapRAM mirror, addr=0x%08X\n", address); |
philpem@40 | 735 | WR32(state.map, address, 0x7FF, value); |
philpem@40 | 736 | break; |
philpem@40 | 737 | case 0x020000: // Video RAM |
philpem@59 | 738 | if (address > 0x427FFF) fprintf(stderr, "NOTE: RD32 from VideoRAM mirror, addr=0x%08X\n", address); |
philpem@40 | 739 | WR32(state.vram, address, 0x7FFF, value); |
philpem@40 | 740 | break; |
philpem@59 | 741 | default: |
philpem@59 | 742 | IoWrite(address, value, 32); |
philpem@40 | 743 | } |
philpem@59 | 744 | } else { |
philpem@59 | 745 | IoWrite(address, value, 32); |
philpem@40 | 746 | } |
philpem@59 | 747 | }/*}}}*/ |
philpem@40 | 748 | |
philpem@40 | 749 | /** |
philpem@40 | 750 | * @brief Write M68K memory, 16-bit |
philpem@40 | 751 | */ |
philpem@59 | 752 | void m68k_write_memory_16(uint32_t address, uint32_t value)/*{{{*/ |
philpem@40 | 753 | { |
philpem@40 | 754 | // If ROMLMAP is set, force system to access ROM |
philpem@40 | 755 | if (!state.romlmap) |
philpem@40 | 756 | address |= 0x800000; |
philpem@40 | 757 | |
philpem@40 | 758 | // Check access permissions |
philpem@40 | 759 | ACCESS_CHECK_WR(address, 16); |
philpem@40 | 760 | |
philpem@40 | 761 | if ((address >= 0x800000) && (address <= 0xBFFFFF)) { |
philpem@40 | 762 | // ROM access |
philpem@60 | 763 | } else if (address <= 0x3FFFFF) { |
philpem@40 | 764 | // RAM access |
philpem@60 | 765 | uint32_t newAddr = mapAddr(address, true); |
philpem@70 | 766 | if (newAddr <= 0x1fffff) |
philpem@60 | 767 | WR16(state.base_ram, newAddr, state.base_ram_size - 1, value); |
philpem@70 | 768 | else |
philpem@65 | 769 | WR16(state.exp_ram, newAddr - 0x200000, state.exp_ram_size - 1, value); |
philpem@40 | 770 | } else if ((address >= 0x400000) && (address <= 0x7FFFFF)) { |
philpem@40 | 771 | // I/O register space, zone A |
philpem@40 | 772 | switch (address & 0x0F0000) { |
philpem@40 | 773 | case 0x000000: // Map RAM access |
philpem@40 | 774 | if (address > 0x4007FF) fprintf(stderr, "NOTE: WR16 to MapRAM mirror, addr=0x%08X, data=0x%04X\n", address, value); |
philpem@40 | 775 | WR16(state.map, address, 0x7FF, value); |
philpem@40 | 776 | break; |
philpem@40 | 777 | case 0x020000: // Video RAM |
philpem@40 | 778 | if (address > 0x427FFF) fprintf(stderr, "NOTE: WR16 to VideoRAM mirror, addr=0x%08X, data=0x%04X\n", address, value); |
philpem@40 | 779 | WR16(state.vram, address, 0x7FFF, value); |
philpem@40 | 780 | break; |
philpem@59 | 781 | default: |
philpem@59 | 782 | IoWrite(address, value, 16); |
philpem@40 | 783 | } |
philpem@59 | 784 | } else { |
philpem@59 | 785 | IoWrite(address, value, 16); |
philpem@40 | 786 | } |
philpem@59 | 787 | }/*}}}*/ |
philpem@40 | 788 | |
philpem@40 | 789 | /** |
philpem@40 | 790 | * @brief Write M68K memory, 8-bit |
philpem@40 | 791 | */ |
philpem@59 | 792 | void m68k_write_memory_8(uint32_t address, uint32_t value)/*{{{*/ |
philpem@40 | 793 | { |
philpem@40 | 794 | // If ROMLMAP is set, force system to access ROM |
philpem@40 | 795 | if (!state.romlmap) |
philpem@40 | 796 | address |= 0x800000; |
philpem@40 | 797 | |
philpem@40 | 798 | // Check access permissions |
philpem@40 | 799 | ACCESS_CHECK_WR(address, 8); |
philpem@40 | 800 | |
philpem@40 | 801 | if ((address >= 0x800000) && (address <= 0xBFFFFF)) { |
philpem@40 | 802 | // ROM access (read only!) |
philpem@60 | 803 | } else if (address <= 0x3FFFFF) { |
philpem@40 | 804 | // RAM access |
philpem@60 | 805 | uint32_t newAddr = mapAddr(address, true); |
philpem@70 | 806 | if (newAddr <= 0x1fffff) |
philpem@60 | 807 | WR8(state.base_ram, newAddr, state.base_ram_size - 1, value); |
philpem@70 | 808 | else |
philpem@65 | 809 | WR8(state.exp_ram, newAddr - 0x200000, state.exp_ram_size - 1, value); |
philpem@40 | 810 | } else if ((address >= 0x400000) && (address <= 0x7FFFFF)) { |
philpem@40 | 811 | // I/O register space, zone A |
philpem@40 | 812 | switch (address & 0x0F0000) { |
philpem@40 | 813 | case 0x000000: // Map RAM access |
philpem@59 | 814 | if (address > 0x4007FF) fprintf(stderr, "NOTE: WR8 to MapRAM mirror, addr=0x%08X, data=0x%04X\n", address, value); |
philpem@40 | 815 | WR8(state.map, address, 0x7FF, value); |
philpem@40 | 816 | break; |
philpem@40 | 817 | case 0x020000: // Video RAM |
philpem@59 | 818 | if (address > 0x427FFF) fprintf(stderr, "NOTE: WR8 to VideoRAM mirror, addr=0x%08X, data=0x%04X\n", address, value); |
philpem@40 | 819 | WR8(state.vram, address, 0x7FFF, value); |
philpem@40 | 820 | break; |
philpem@59 | 821 | default: |
philpem@59 | 822 | IoWrite(address, value, 8); |
philpem@40 | 823 | } |
philpem@59 | 824 | } else { |
philpem@59 | 825 | IoWrite(address, value, 8); |
philpem@40 | 826 | } |
philpem@59 | 827 | }/*}}}*/ |
philpem@40 | 828 | |
philpem@40 | 829 | |
philpem@40 | 830 | // for the disassembler |
philpem@40 | 831 | uint32_t m68k_read_disassembler_32(uint32_t addr) { return m68k_read_memory_32(addr); } |
philpem@40 | 832 | uint32_t m68k_read_disassembler_16(uint32_t addr) { return m68k_read_memory_16(addr); } |
philpem@40 | 833 | uint32_t m68k_read_disassembler_8 (uint32_t addr) { return m68k_read_memory_8 (addr); } |
philpem@40 | 834 |